

## **Electrochemical Anodization of Silicon-on-Insulator Wafers Using an AC**

M. B. H. Breese,<sup>a,z</sup> S. Azimi,<sup>a</sup> Y. S. Ow,<sup>a</sup> D. Mangaiyarkarasi,<sup>a</sup> T. K. Chan,<sup>a</sup> S. Jiao,<sup>a</sup> Z. Y. Dang,<sup>a</sup> and D. J. Blackwood<sup>b</sup>

<sup>a</sup>Physics Department, National University of Singapore, 119260 Singapore <sup>b</sup>Department of Materials Science and Engineering, National University of Singapore, 117574 Singapore

Electrochemical anodization of bulk silicon has applications in many micromachining processes. However, its use for silicon photonics is limited because silicon-on-insulator (SOI) wafers cannot be anodized using a conventional process because of the buried oxide. We overcome this using an alternating potential to induce an ac across an SOI wafer, treating it as a capacitative structure. The resultant surface roughness is comparable to that obtained using conventional anodization, and uniform etching across a 6 mm exposed surface is obtained with a minimum patterned linewidth of 2.5  $\mu$ m in the device layer. © 2010 The Electrochemical Society. [DOI: 10.1149/1.3431038] All rights reserved.

Manuscript submitted March 22, 2010; revised manuscript received April 23, 2010. Published May 20, 2010.

Silicon-on-insulator (SOI) based photonic components utilize both the low refractive index and near atomic smoothness of the buried oxide to provide a low loss optical confinement layer. Fabrication of many different types of photonic devices in silicon-based and SOI materials has been intensively researched, <sup>1-4</sup> with most approaches combining some form of lithography for patterning and etching to remove the surrounding material. Each process step introduces additional roughness, <sup>5-7</sup> resulting in high propagation losses in SOI waveguides, though subsequent oxidation greatly helps to reduce the roughness.<sup>8,9</sup> For example, in Ref. 10 and 11, the propagation loss for single-mode SOI waveguides was reduced from 32 to 0.8 dB/cm when the sidewall roughness was reduced from 10 to 2 nm.

Electrochemical anodization of bulk silicon<sup>12</sup> gives a low surface roughness, typically 2 nm for anodized layer thicknesses of a few hundred nanometers.<sup>13</sup> A microfabrication process based on megaelectron-volt ion irradiation in conjunction with electrochemical anodization of bulk silicon was recently developed for micromachining a variety of surface-relief patterns and variable wavelength and intensity photoluminescence.<sup>14-17</sup> A beam of mega-electron-volt protons or helium ions irradiates the p-type wafer surface. As ions penetrate the silicon, they create lattice damage in the form of vacancy-interstitial pairs. The irradiated material is more resistive than the surrounding unirradiated areas,<sup>18</sup> so a lower hole current and hence a lower local etching rate occur during subsequent electrochemical anodization, producing either a surface-relief pattern or completely undercut structures suitable for waveguide formation. Irradiation through a thick, patterned photoresist<sup>19</sup> was used to produce silicon-on-oxidized-porous-silicon strip waveguides in bulk, p-type wafers with widths and heights from 1.5 to 3.0 µm. After high temperature annealing to remove the lattice damage and for oxidation smoothening, propagation losses of  $\sim 1$  dB/cm were obtained.

This process would be ideal for fabricating low loss SOI photonic components. However, conventional dc electrochemical anodization relies on a constant current flowing to the front surface of bulk silicon, and the oxide layer in SOI prevents the flow of a continuous current. Alternative approaches to anodizing SOI have been studied, such as lateral anodization across the front surface or stain etching,<sup>12</sup> but none produce a high uniformity or low roughness. This study shows how this limitation can be overcome using an induced ac to anodize SOI wafers. Consider an SOI wafer as a simple parallel plate capacitor, with the substrate and device silicon layers forming the conducting plates, separated by the buried silicon dioxide dielectric. An alternating potential applied across the wafer induces an ac across the dielectric, which results in anodization of the device layer surface for half of the alternating cycle in which the hole current flows in this direction, with hydrogen evolved on the surface during the second half of the cycle. Both wafer surfaces are anodized, though anodization of the back surface may be stopped by replacing the HF electrolyte in this half of the cell with a nonanodizing solution. This approach is used to uniformly anodize SOI wafers with a surface roughness comparable to that obtained using conventional dc anodization.

For a given root-mean-square (rms) current measured during ac anodization, one therefore expects the etch rate to be half that for dc anodization because both surfaces are etched. This agrees with Ref. 21, where it was shown that ac and dc anodization of unpatterned bulk silicon resulted in similar photoluminescence and surface roughness for the same total charge transfer.

Figure 1a shows patterning of the SOI device layer using ion irradiation through a 10  $\mu$ m thick poly(methyl methacrylate) (PMMA) photoresist. A fluence of  $1 \times 10^{15}$ /cm<sup>2</sup> at 500 keV protons was used, with a range of 7.7/6.1  $\mu$ m in PMMA/Si, so only the exposed wafer areas were irradiated. After the removal of the PMMA layer, a double-sided cell was used for ac anodization (Fig. 1b), with both surfaces exposed to the electrolyte [HF (48%): water:ethanol in the ratio of 1:1:2] over a wafer area of 1.2  $\times$  1.2 cm. A 50 Hz mains-coupled variable ac voltage supply was used with a 30  $\Omega$  series resistor to limit the induced current. The irradiated areas of the device layer remain unanodized because the high ion fluence renders them highly resistive, so all the hole current flows to adjacent unirradiated areas, which are progressively anodized with time. The porous silicon was then removed with potassium hydroxide, leaving a patterned SOI device layer (Fig. 1c).

In ac anodization of SOI wafers, the induced current flow across the buried oxide may change significantly for a given ac potential, so the quoted values of rms anodization current are the average values over the full anodization period, while using the variable voltage ac supply to maintain an ac current as constant as possible. A further complication to defining the ac anodization current density is that the effect of patterned ion irradiation is to deliberately limit anodization to only certain parts of the exposed surface, typically half of the exposed surface in this case. This is further complicated by the greater etch rate/depth observed at the exposed wafer edges (shown later in Fig. 4) as a result of a greater etch current at the edges compared to the center. Values of etch current and etch current density given here are to be interpreted in light of the above.

We first compared the effects of ac and dc anodization using this cell with  $2 \times 2$  cm pieces of 10  $\Omega$  cm p-type bulk silicon. Patterned surfaces were produced by irradiating through a thick resist patterned with 20 and 10  $\mu$ m wide lines and gaps. One sample was anodized in ac mode to a depth of 250 nm using an rms current density of 50 mA/cm<sup>2</sup> for a period of 30 s, and another sample anodized in dc mode to the same depth using a current density of 50 mA/cm<sup>2</sup> for a period of 15 s. After the removal of the porous silicon, the surfaces were measured with an atomic force microscope

<sup>&</sup>lt;sup>z</sup> E-mail: phymbhb@nus.edu.sg



Figure 1. Schematic of the ac anodization process. (a) Proton irradiation through a thick patterned PMMA layer (shown in black) results in a patterned SOI device layer. (b) Teflon cell (shown in black) for ac anodization of SOI wafer. (c) Removal of porous silicon producing a patterned SOI device layer.

(AFM). The height profiles, recorded perpendicular to the etched lines in Fig. 2, are very similar. The anodized surfaces at the unirradiated regions are convex because deflection of the hole current away from the irradiated regions usually produces a higher anodization rate at the boundary with adjacent unirradiated regions.<sup>18</sup> The width of the boundaries between the irradiated lines and the anodized regions is about 2  $\mu$ m. The roughness measured from 3  $\times$  3  $\mu$ m regions at the top irradiated surfaces is 0.30 nm for modes, as one would expect because it is effectively a virgin surface. The roughness values of the anodized surfaces are 0.8 and 0.7 nm in ac and dc modes, respectively, with an error of ±0.25 nm. This behavior agrees well with Ref. 21 and demonstrates that ac anodization produces similar patterned features from ion irradiated areas as does dc anodization.

An SOI wafer (ULTRASIL) with a 10  $\Omega$  cm p-type device layer thickness of 10  $\mu$ m and a buried oxide thickness of 1  $\mu$ m was similarly patterned with a fluence of  $1 \times 10^{15}$ /cm<sup>2</sup> and then ac anodized to a depth of 5  $\mu$ m over a 6 min period. An alternating voltage of 50–100 V was used to induce an rms ac current of 60 mA, equivalent to a wafer impedance of ~2 k $\Omega$ . Figure 3 shows crosssection scanning electron micrographs (SEMs) of the central portion of the anodized wafer. The gaps between the irradiated lines were all anodized to the same depth (Fig. 3a), demonstrating that the anodization rate was uniform across this central portion of the anodized surface. In Fig. 3b, the anodized surfaces have a concave profile, compared with the convex profiles in Fig. 2. Such concave profiles are associated with heavily irradiated, closely spaced features in



Figure 2. (Color online) AFM line profiles 10  $\Omega$  cm p-type bulk silicon anodized in ac and dc modes, offset for clarity. The inset shows a 60  $\times$  60  $\mu$ m AFM image of the ac anodized wafer surface.



Figure 3. Cross-section SEMs of the central portion of the ac anodized SOI wafer at different magnifications.

highly resistive wafers<sup>18</sup> where the current deflected from the opposing irradiated regions creates a maximum at the central point between them, producing in a more deeply etched, concave surface.

Further study confirmed that ac anodization produced uniform features across the central 6 mm width of the exposed 12 mm wide SOI surface. However, toward the cell boundary, the anodization rate varies laterally, resulting in a nonuniform depth of the gaps between the etched lines (Fig. 4a). Furthermore, at the cell boundary, a deep groove tends to form (Fig. 4b). Because anodization occurs at a much faster rate here, care is needed during anodization. Once the buried oxide layer at the groove is exposed, the HF electrolyte rapidly dissolves it and creates a much lower resistivity conducting path to the surface, effectively short-circuiting the wafer. The current flowing must therefore be carefully monitored, and the current flow stopped when it rapidly increases. AC anodization of SOI wafers exhibits similar problems as does dc anodization of bulk, high resistivity wafers<sup>22</sup> where similar problems of groove formation and lateral nonuniformities in the anodization rate are observed.

In Fig. 1, the thick photoresist layer required to stop 500 keV protons limits the minimum lateral size of the irradiated areas to about 5 µm. We developed a maskless process for high energy ion irradiation with the beam focused to a long line, up to 6 mm in length, with a width of about 1 µm. This was done by exciting the quadrupole lenses of a nuclear microprobe focusing system<sup>23</sup> in a particular manner so that the beam was focused in one plane but highly defocused in the orthogonal plane. This is suitable for waveguide formation of SOI without the commonly encountered problems of proton beam writing using a beam focused to a point, namely beam fluctuations from one position to another. The AFM image in Fig. 5 shows such a line irradiated in the same SOI wafer material, with a fluence of  $5 \times 10^{14}$ /cm<sup>2</sup> of 2 MeV protons. After ac anodizing the SOI device layer to a depth of 2 µm using an induced rms ac current of 50 mA, the linewidth is 2.5 µm, the best value achieved to date.

In summary, we have shown how electrochemical anodization of SOI wafers can be achieved using an induced ac across the buried oxide, with a roughness comparable to that obtained using conventional anodization. This opens up a route to fabricating SOI-based



**Figure 4.** Cross-section SEMs of the ac anodized SOI wafer close to the cell edge. (a) The nonuniform lateral anodization. (b) The deep groove forming at the cell edge.



Figure 5. (Color online) AFM image of a single irradiated line in SOI after ac anodization using a line focus of 2 MeV protons.

photonic components based on electrochemical anodization, and we are investigating the use of thinner device layers to reduce the minimum achievable linewidth from its present value of  $2.5 \ \mu m$ .

## Acknowledgment

The authors acknowledge the financial support from the MOE Academic Research Fund under grant no. R144 000 238 112.

National University of Singapore assisted in meeting the publication costs of this article.

## References

- 1. G. K. Celler and S. Cristoloveanu, J. Appl. Phys., 93, 4955 (2003).
- Towards the First Silicon Laser, NATO Science Series II: Mathematic, Physics and Chemistry, Vol. 93, L. Pavesi, S. Gaponenko, and L. Dal Negro, Editors, Kluwer Academic, The Netherlands (2003).
- G. T. Reed and A. P. Knights, *Silicon Photonics: An Introduction*, John Wiley & Sons, U.K. (2004).
- Silicon Photonics: The State of the Art, G. T. Reed, Editor, John Wiley & Sons, U.K. (2008).
- 5. T. Barwicz and H. I. Smith, J. Vac. Sci. Technol. B, 21, 2892 (2003).
- 6. Y. A. Vlasov and S. J. McNab, Opt. Express, 12, 1622 (2004).
- J. Cardenas, C. B. Poitras, J. T. Robinson, K. Preston, L. Chen, and M. Lipson, *Opt. Express*, 17, 4752 (2009).
- 8. L. Lai and E. A. Irene, J. Appl. Phys., 86, 1729 (1999).
- D. K. Sparacin, S. J. Spector, and L. C. Kimmerling, J. Lightwave Technol., 23, 2455 (2005).
- K. K. Lee, D. R. Lim, H.-C. Luan, A. Agrawal, J. Foresi, and L. C. Kimerling, *Appl. Phys. Lett.*, **77**, 1617 (2000).
- K. K. Lee, D. R. Lim, L. C. Kimerling, J. Shin, and F. Cerrina, *Opt. Lett.*, 26, 1888 (2001).
- 12. V. Lehmann, *Electrochemistry of Silicon*, Wiley-VCH, Weinheim, Germany (2002).
- 13. G. Lérondel, R. Romestain, and S. Barret, J. Appl. Phys., 81, 6171 (1997).
- P. Polesello, C. Manfredotti, F. Fizzotti, R. Lu, E. Vittone, G. Lerondel, A. M. Rossi, G. Amato, L. Boarino, and S. Galassini, *Nucl. Instrum. Methods Phys. Res.* B, 158, 173 (1999).
- E. J. Teo, D. Mangaiyarkarasi, M. B. H. Breese, A. A. Bettiol, and D. J. Blackwood, *Appl. Phys. Lett.*, 85, 4370 (2004).
- E. J. Teo, M. B. H. Breese, A. A. Bettiol, D. Mangaiyarkarasi, F. J. T. Champeaux, F. Watt, and D. Blackwood, *Adv. Mater.*, 18, 51 (2006).
- E. J. Teo, A. A. Bettiol, B. Xiong, M. B. H. Breese, P. Yang, G. Z. Mashanovich, and G. T. Reed, *Opt. Lett.*, **34**, 659 (2009).
- M. B. H. Breese, F. J. T. Champeaux, E. J. Teo, A. A. Bettiol, and D. Blackwood, *Phys. Rev. B*, **73**, 035428 (2006).
- D. Mangaiyarkarasi, Y. S. Ow, M. B. H. Breese, V. L. S. Fuh, and E. T. Xioasong, *Opt. Express*, **16**, 12757 (2008).
- E. J. Teo, B. Q. Xiong, Y. S. Ow, M. B. H. Breese, and A. A. Bettiol, *Opt. Lett.*, 34, 3142 (2009).
- 21. A. El-Bahar and Y. Nemirovskya, Appl. Phys. Lett., 77, 208 (2000).
- 22. E. V. Astrova and A. A. Nechitaoelov, Semiconductors, 42, 470 (2008).
- M. B. H. Breese, D. N. Jamieson, and P. J. C. King, *Materials Analysis Using a Nuclear Microprobe*, John Wiley & Sons, New York (1996).